//****************************************************************************** // MSP430xG46x Demo - Timer_B, PWM TB1-6, Up Mode, DCO SMCLK // // Description: This program generates six PWM outputs on P2/P3 using // Timer_B configured for up mode. The value in CCR0, 512-1, defines the PWM // period and the values in CCR1-6 the PWM duty cycles. Using ~1048kHz SMCLK // as TBCLK, the timer period is ~488us. // ACLK = 32kHz, SMCLK = MCLK = TBCLK = default DCO ~1048kHz. // // MSP430xG461x // ----------------- // /|\| XIN|- // | | | 32kHz // --|RST XOUT|- // | | // | P2.2/TB1|--> CCR1 - 75% PWM // | P2.3/TB2|--> CCR2 - 25% PWM // | P3.4/TB3|--> CCR3 - 12.5% PWM // | P3.5/TB4|--> CCR4 - 6.26% PWM // | P3.6/TB5|--> CCR5 - 3.13% PWM // | P3.7/TB6|--> CCR6 - 1.566% PWM // // K. Quiring/ M. Mitchell // Texas Instruments Inc. // October 2006 // Built with IAR Embedded Workbench Version: 3.41A //****************************************************************************** #include void main(void) { WDTCTL = WDTPW+WDTHOLD; // Stop WDT FLL_CTL0 |= XCAP14PF; // Configure load caps P2SEL |= 0x0C; // P2 option select P2DIR |= 0x0C; // P2 outputs P3SEL |= 0x0F0; // P3 option select P3DIR |= 0x0F0; // P3 outputs TBCCR0 = 512-1; // PWM Period TBCCTL1 = OUTMOD_7; // CCR1 reset/set TBCCR1 = 383; // CCR1 PWM Duty Cycle TBCCTL2 = OUTMOD_7; // CCR2 reset/set TBCCR2 = 128; // CCR2 PWM duty cycle TBCCTL3 = OUTMOD_7; // CCR3 reset/set TBCCR3 = 64; // CCR3 PWM duty cycle TBCCTL4 = OUTMOD_7; // CCR4 reset/set TBCCR4 = 32; // CCR4 PWM duty cycle TBCCTL5 = OUTMOD_7; // CCR5 reset/set TBCCR5 = 16; // CCR5 PWM duty cycle TBCCTL6 = OUTMOD_7; // CCR6 reset/set TBCCR6 = 8; // CCR6 PWM duty cycle TBCTL = TBSSEL_2+MC_1; // SMCLK, upmode _BIS_SR(LPM0_bits + GIE); // CPU off }